Please use this identifier to cite or link to this item:
http://hdl.handle.net/10263/6292
Title: | Scan path architecture for low power testing |
Authors: | Srivastava, Praveen |
Keywords: | Scan design Scan architecture DTS Low power testing |
Issue Date: | 2004 |
Publisher: | Indian Statistical Institute, Kolkata |
Citation: | 35p. |
Series/Report no.: | Dissertation;2004-122 |
Description: | Dissertation under the supervision of Prof. Bhargab B. Bhattacharya |
URI: | http://hdl.handle.net/10263/6292 |
Appears in Collections: | Dissertations - M Tech (CS) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
DISS-122.PDF | Dissertation is the original PDF | 5.47 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.